A 55-64 GHz fully-integrated sub-harmonic wideband transceiver in 130nm CMOS process
dc.contributor | 國立臺灣師範大學應用電子科技學系 | zh_tw |
dc.contributor.author | Jeng-Han Tsai | en_US |
dc.date.accessioned | 2014-10-30T09:28:43Z | |
dc.date.available | 2014-10-30T09:28:43Z | |
dc.date.issued | 2009-11-01 | zh_TW |
dc.description.abstract | In this letter, a 55–64 GHz compact fully-integrated gigabit transceiver with sub-harmonic pump technique is presented. The transceiver consists of a single-pole-double-throw (SPDT) traveling wave switch, a low-noise amplifier (LNA), a buffer amplifier (BA), and two sub-harmonic resistive mixers for up-conversion and down-conversion, respectively. The transceiver using 130 nm standard CMOS technology achieves an up-conversion gain of 7.4 dB at 62 GHz and down-conversion gain of 7.2 dB at 60 GHz with a compact chip size of 1.2 . The 3 dB frequency bandwidth ranges from 55 to 64 GHz, which can cover the whole frequency band for 802.15.TG3C WPAN applications. For system applications, gigabit BPSK modulation signal test is successfully performed in this work. | en_US |
dc.description.uri | http://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=05290006 | zh_TW |
dc.identifier | ntnulib_tp_E0611_01_007 | zh_TW |
dc.identifier.issn | 1531-1309 | zh_TW |
dc.identifier.uri | http://rportal.lib.ntnu.edu.tw/handle/20.500.12235/32243 | |
dc.language | en | zh_TW |
dc.publisher | Institute of Electrical and Electronics Engineers (IEEE) | en_US |
dc.relation | IEEE Microwave and Wireless Components Letters, 19(11), 758-760. | en_US |
dc.subject.other | CMOS | en_US |
dc.subject.other | gigabit | en_US |
dc.subject.other | millimeter-wave (MMW) | en_US |
dc.subject.other | 60 GHz | en_US |
dc.subject.other | sub-harmonic | en_US |
dc.subject.other | transceiver. | en_US |
dc.title | A 55-64 GHz fully-integrated sub-harmonic wideband transceiver in 130nm CMOS process | en_US |