具 1-1 MASH 架構的雜訊移頻循序漸進式類比數位轉換器設計與實現

dc.contributor郭建宏zh_TW
dc.contributorKuo, Chien-Hungen_US
dc.contributor.author趙祐zh_TW
dc.contributor.authorChao, Yuen_US
dc.date.accessioned2023-12-08T07:47:07Z
dc.date.available2023-05-01
dc.date.available2023-12-08T07:47:07Z
dc.date.issued2023
dc.description.abstract本文提出一種具1-1多級雜訊移頻(Multistage Noise-Shaping, MASH)架構的雜訊移頻循序漸進式(Noise-Shaping Successive-Approximation Register, NS-SAR)類比數位轉換器(Analog-to-Digital Converter, ADC)。所提出的類比數位轉換器是一種混合型超取樣(Oversampling)類比數位轉換器結構,它結合了循序漸進式與三角積分(Delta-Sigma, ΔΣ)兩種類比數位轉換器的優點,可以在實現高解析度及大頻寬的同時並具有良好功耗效率。此三角積分調變器設計中的單級迴路使用具前饋求和的級聯積分器(Cascade of Integrators with Feed-Forward Summation, CIFF)架構,由於CIFF架構中積分器的路徑上不包含輸入訊號,迴路濾波器僅需處理調變過程中產生的量化誤差,因此迴路濾波器的輸出振幅很小,意味著可以放寬轉導放大器(Operational Transconductance Amplifier, OTA)設計上的迴轉率性能要求,也代表該架構的迴路濾波器適合用架構簡單且功耗低的基於反向器的轉導放大器來實現。此外,為了降低電路的複雜度,作者提出了一種無加法器的求和電路結構,它在不依賴額外電路的情況下實現了CIFF架構的輸入前饋求和功能和提取MASH架構的第一級量化誤差。所提出的電路使用TSMC 0.18-μm 1P6M標準CMOS製程技術所製造。不含PAD的晶片核心面積為0.084 mm2。在供應電壓1.4 V、取樣頻率4.0-MS/s、20 kHz及的頻寬下,實現了72.9 dB的訊號雜訊失真比(Signal-to-Noise and Distortion Ratio, SNDR)。此外,端看功率頻譜密度圖的斜率驗證了具有完整的二階雜訊移頻。zh_TW
dc.description.abstractThis thesis presents a noise-shaping successive approximation register (NS-SAR) analog-to-digital converter (ADC) with 1-1 multistage noise-shaping (MASH) structure. The proposed ADC is a hybrid oversampling ADC architecture that combines the advantages of both SAR and delta-sigma (ΔΣ) ADCs and can achieve high resolution and wide bandwidth with good power efficiency. The single stage topology in the ΔΣM design using cascade of integrators with feed-forward summation (CIFF) structure. Because the output signals of integrators in CIFF structure are not contain the input signal, which means that this loop filter process quantization error only, thus the output swing requirements of the loop filter will decrease, it means that the slew-rate requirement is not critical when we design the operational transconductance amplifier (OTA) in loop filter, so it is more suitable for inverter-based OTA. Besides, the author proposed an adder-free summing circuit architecture to reduce circuit complexity, which realizes the input feed-forward summing function of the CIFF structure and extracts the 1st quantization error of the MASH structure without relying on additional circuits.The prototype was fabricated using TSMC 0.18-μm 1P6M CMOS technology. The chip core area without PADs is 0.084 mm2. At 1.4 V supply, sampling rate of 4.0-MS/s, bandwidth of 20 kHz, the prototype achieves 72.9 dB SNDR. Besides, the slope of power spectral density (PSD) verifies the almost 2nd noise-shaping successfully.en_US
dc.description.sponsorship電機工程學系zh_TW
dc.identifier60875042H-42860
dc.identifier.urihttps://etds.lib.ntnu.edu.tw/thesis/detail/882fd82bfe8c96dc9e53562716ee072e/
dc.identifier.urihttp://rportal.lib.ntnu.edu.tw/handle/20.500.12235/120292
dc.language中文
dc.subject類比數位轉換器zh_TW
dc.subject三角積分調變器zh_TW
dc.subject循序漸進式類比數位轉換器zh_TW
dc.subject雜訊移頻循序漸進式類比數位轉換器zh_TW
dc.subject多級雜訊移頻zh_TW
dc.subject基於反向器轉導放大器zh_TW
dc.subject無加法器求和電路zh_TW
dc.subjectAnalog-to-Digital Converteren_US
dc.subjectDelta-Sigma Modulatoren_US
dc.subjectsuccessive approximation register ADCen_US
dc.subjectNoise-Shaping SAR ADCen_US
dc.subjectMultistage Noise-Shapingen_US
dc.subjectInverter-Based OTAen_US
dc.subjectAdder-Free Summing Circuiten_US
dc.title具 1-1 MASH 架構的雜訊移頻循序漸進式類比數位轉換器設計與實現zh_TW
dc.titleDesign and Implementation of a Noise-Shaping SAR ADC with 1-1 MASH Structureen_US
dc.typeetd

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
202300042860-105171.pdf
Size:
7.42 MB
Format:
Adobe Portable Document Format
Description:
etd

Collections